# **PART OBSOLETE - DISCONTINUED**



# PI3HDMI1310-A

# HDMI™ Switch with non-blocking EQ Circuitry

#### **Features**

- Differential channel 3:1 Mux/DeMux for TDMS signals
- 3:1 Mux/DeMux for DDC signals
- non-EQ blocking circuitry to utilize ideal EQ found in main receiver chipset
- Low power consumption to support Energy Star Compliance
- Data rate support up to 3.4Gbps (16bit color depth per channel)
- 2 pin control for port selection
- 3.3V power and 5V standby power
- ESD protection on all I/O pins
  - $\rightarrow \pm 8kV$  contact per IEC61000-4-2
  - → 7kV HBM per JESD22
- Packaging (Pb-free & Green): 72 Contact TQFN

### **Description**

Pericom Semiconductor's PI3HDMI<sup>TM</sup> series of switch circuits are targeted for high-resolution video networks that are based on DVI/HDMI standards. The PI3HDMI1310-A is a 3-to-1 HDMI Mux/DeMux Switch. It is designed for low bit-to-bit skew and high channel-to-channel noise isolation. The maximum DVI/HDMI data rate of 3.4Gbps provides the resolution required by next generation HDTV and PC graphics. Three differential channels are used for data (video signals for DVI or audio/video signals for HDMI), and one differential channel is used for Clock for decoding the TMDS signals at the outputs.

PI3HDMI1310-A was designed specifically to meet ATC-Sink requirement for the HPD ports. The high speed video ports and DDC ports can be either source or sink.

All TMDS I/O pins are protected with Pericom's ESD protection circuits, supporting protection against ESD damage as high as ±8kV contact per IEC6000-4-2 spec.

### **Block Diagram**



## Pin Configuration (Top View)





# Pin Description

| Pin #                                                              | Pin Name                   | Pin Type | Description                                                                                                                                             |
|--------------------------------------------------------------------|----------------------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
| 69, 68, 71, 70,<br>3, 2, 5, 4,                                     | $Dx\pm A (X = 0, 1, 2, 3)$ | I/O      | Port A High Speed inputs                                                                                                                                |
| 8, 7, 10, 9, 12,<br>11, 15, 14                                     | $Dx\pm B (X = 0, 1, 2, 3)$ | I/O      | Port B High Speed inputs                                                                                                                                |
| 18, 17, 20, 19,<br>23, 22, 25, 24                                  | $Dx\pm C (X = 0, 1, 2, 3)$ | I/O      | Port C High Speed inputs                                                                                                                                |
| 65, 66, 67                                                         | HPDA, HPDB, HPDC           | Output   | HPD open-drain outputs for each port. Logic will follow truth table on page 7.                                                                          |
|                                                                    |                            |          | External 1Kohm pull-up to 5V is required                                                                                                                |
| 33, 64                                                             | VDD50                      | Power    | 5.0V voltage rail from HDMI/DVI connector. Used during standby-mode.                                                                                    |
| 60                                                                 | HPD_Sink                   | Input    | GP I/O pin from SCALAR. Internal 100Kohm pull-down.                                                                                                     |
| 29, 28, 32, 31,<br>35, 34, 42, 43                                  | DDC_CLKx, DDC_Datax        | I/O      | I <sup>2</sup> C signals for DDC communication on TMDS ports                                                                                            |
| 55, 54, 53, 52,<br>51, 49, 48, 46,<br>45                           | $DX\pm (x = 0, 1, 2, 3)$   | I/O      | 4-differential high speed Output signals                                                                                                                |
| 58, 59                                                             | SEL1, SEL2                 | Inputs   | Selection for D0-D3 and DDC signals (Select Pins, see truth tables on page 5)                                                                           |
| 6, 13, 21, 44,<br>50, 56, 61                                       | $V_{DD}$                   | Power    | 3.3V Power Supply                                                                                                                                       |
| 1, 16, 26, 27,<br>30, 36, 37, 38,<br>39, 40, 41, 53,<br>62, 63, 72 | GND                        | Power    | Ground.                                                                                                                                                 |
| 57                                                                 | ŌĒ                         | Input    | Output enable (Active LOW). When HIGH, all outputs are Hi-Z and chip is placed into Standby Mode. Under Standby Mode, the current supply is from VDD50. |



#### **BLOCK DIAGRAM EXPLANATION**

#### **DDC Switch Block**

Passive NMOS based 3:1 mux for DDC channels from each HDMI/DVI input connector. This section can remain active even when 3.3V supply is gone, as long as 5.0V from TMDS connector is connected to the PI3HDMI1310-A IC.

## 3:1 High speed Differential Channel Block

4-differential channels per port. 3 channels are targeted for high speed data channels (250Mbps to 3.4Gbps) and 1 channel is targeted for high speed clock signal (25MHz to 340MHz).

#### **HPD Control Channels Block**

Drives each HPD channels through the input pin, HPD\_Sink.

This signal will need to drive external pull-down transistor circuit before connecting to the HDMI/DVI connector. The external pull down circuit will look like the following:





## Truth table for D0-D3 and DDC Signals

| SEL1 | SEL2 | Output Port |
|------|------|-------------|
| 0    | 0    | Port A      |
| 0    | 1    | Port B      |
| 1    | 0    | Port C      |
| 1    | 1    | Hi-Z        |

## Truth table for HPDx signals

| Control Pins |      |      |          | Hot Plug Det | ect Status |       |
|--------------|------|------|----------|--------------|------------|-------|
| ŌĒ           | SEL1 | SEL2 | HPD_Sink | HPD A        | HPD B      | HPD C |
| X            | L    | L    | L        | Hi-Z         | Hi-Z       | Hi-Z  |
| X            | L    | L    | Н        | L            | Hi-Z       | Hi-Z  |
| X            | L    | Н    | L        | Hi-Z         | Hi-Z       | Hi-Z  |
| X            | L    | Н    | Н        | Hi-Z         | L          | Hi-Z  |
| X            | Н    | L    | L        | Hi-Z         | Hi-Z       | Hi-Z  |
| X            | Н    | L    | Н        | Hi-Z         | Hi-Z       | L     |
| X            | Н    | Н    | L        | Hi-Z         | Hi-Z       | Hi-Z  |
| X            | Н    | Н    | Н        | Hi-Z         | Hi-Z       | Hi-Z  |

<sup>\*</sup>All Hi-Z will become H if external pull-up connected at the output.

## **Maximum Ratings**

(Above which useful life may be impaired. For user guidelines, not tested.)

| Storage Temperature                | 65°C to +150°C |
|------------------------------------|----------------|
| Supply Voltage to Ground Potential | -0.5V to +4.0V |
| DC Input Voltage                   | -0.5V to 4.0V  |
| DC Output Current                  | 120mA          |
| Power Dissipation                  | 0.5W           |
|                                    |                |

**Note:** Stresses greater than those listed under MAXI-MUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

# DC Electrical Characteristics for Switching over Operating Range ( $T_A = -40$ °C to +85°C, $V_{DD} =$

#### 3.3V ±10%)

| Parameter           | Description         | Test Conditions <sup>(1)</sup>  | Min  | Typ <sup>(2)</sup> | Max  | Units |
|---------------------|---------------------|---------------------------------|------|--------------------|------|-------|
| $v_{IH}$            | Input HIGH Voltage  | Guaranteed HIGH level           | 1.5  |                    |      |       |
| $v_{IL}$            | Input LOW Voltage   | Guaranteed LOW level            | -0.5 |                    | 0.65 | V     |
| V <sub>IK</sub> (3) | Clamp Diode Voltage | $V_{DD} = Max., I_{IN} = -18mA$ |      | -0.7               | -1.2 |       |

**12-0196** 4 www.pericom.com 01/25/13



DC Electrical Characteristics for Switching over Operating Range ( $T_A = -40$ °C to +85°C,  $V_{DD} = 3.3V \pm 10$ %)

| Parameter        | Description                                       | Test Conditions <sup>(1)</sup>   | Min | Typ <sup>(2)</sup> | Max | Units |
|------------------|---------------------------------------------------|----------------------------------|-----|--------------------|-----|-------|
| IIH              | Input HIGH Current                                | $V_{DD} = Max., V_{IN} = V_{DD}$ |     |                    | ±5  |       |
| IIL              | Input LOW Current                                 | $V_{DD} = Max., V_{IN} = GND$    |     |                    | ±5  | μA    |
| I <sub>OFF</sub> | Off Leakage Current, for high speed channels only | $Vinput = 3.6V, V_{DD} = 0V$     |     |                    | 50  |       |
| Status Pins (HP  | D_SINK)                                           |                                  |     |                    |     |       |
| $v_{IH}$         | LVTTL Input HIGH Voltage                          |                                  | 2   |                    | 5.3 | V     |
| $V_{IL}$         | LVTTL Input LOW Voltage                           |                                  | GND |                    | 0.8 | V     |
| Rp               | Pull-down Resistance                              | $V_{\rm DD}50 = 5.0 \rm{V}$      |     | 100k               |     | Ohm   |

**Power Supply Characteristics** 

| Parameters         | Description            | Test Conditions <sup>(1)</sup>                | Min. | Typ. (2) | Max. | Units |
|--------------------|------------------------|-----------------------------------------------|------|----------|------|-------|
| $I_{\mathrm{DD}}$  |                        | $V_{DD}$ = Max., $V_{SELx}$ = GND or $V_{DD}$ |      | 6        | 10   | mA    |
| $I_{\mathrm{DDQ}}$ | Standby Supply Current | OE - High                                     | ·    | 3        | 5    |       |

# Dynamic Electrical Characteristics Over the Operating Range ( $T_A$ = -40° to +85°C,

 $V_{DD} = 3.3V \pm 10\%$ , GND=0V)

| Parameter                 | Description                                                          | <b>Test Conditions</b>  |             | Min | <b>Typ.</b> (2) | Max | Units |
|---------------------------|----------------------------------------------------------------------|-------------------------|-------------|-----|-----------------|-----|-------|
|                           |                                                                      | See Fig. 3 for Measure- | f= 1.13 GHz |     | -34             |     |       |
| $X_{TALK}$                | Crosstalk on High Speed Channels                                     | ment Setup              | f = 825 MHz |     | -36             |     |       |
|                           | OFF Isolation on High Speed                                          | See Fig. 2 for Measure- | f= 1.13 GHz |     | -28             |     | dB    |
| O <sub>IRR</sub> Channels |                                                                      | ment Setup              | f = 825 MHz |     | -32             |     |       |
|                           |                                                                      | DR = 1.54Gbps           |             |     | -1.5            |     |       |
|                           | Differential Insertion Loss on High<br>Speed Channels (see figure 1) | DR = 2.0Gbps            |             |     | -1.73           |     | dB    |
| I <sub>LOSS</sub>         |                                                                      | DR = 2.25Gbps           |             |     | -1.82           |     |       |
|                           |                                                                      | DR = 3.0Gbps            |             |     | -1.99           |     |       |
|                           |                                                                      | DR = 3.4Gbps            |             |     | -2.08           |     |       |
| BW                        | -3dB BW for TMDS channels                                            |                         |             |     | 3.0             |     | GHz   |
| Status Pins (             | Status Pins (HPD) - open drain output buffer                         |                         |             |     |                 |     |       |
| V <sub>OL(TTL)</sub>      | TTL Low-level output voltage                                         | $I_{OL} = 4mA$          |             |     |                 | 0.4 | V     |

### **Notes:**

- 1. For Max. or Min. conditions, use appropriate value specified under Electrical Characteristics for the applicable device type.
- 2. Typical values are at  $V_{DD} = 3.3V$ ,  $\hat{T}_A = 25^{\circ}C$  ambient and maximum loading.
- 3. Substrate diode voltage drop. For testing reference.

**12-0196** 5 www.pericom.com 01/25/13



Fig.1 Differential Insertion Loss and Return Loss Test Circuit



Fig.2 Differential Off Isolation Test Circuit



Fig.3 Differential Near End Crosstalk Test Circuit



12-0196 www.pericom.com 01/25/13



# Switching Characteristics ( $T_A = -40^{\circ} \text{ to } +85^{\circ}\text{C}$ , $V_{DD} = 3.3V \pm 10\%$ )

| Parameter          | Description                                          | Min. | Max.  | Units |  |
|--------------------|------------------------------------------------------|------|-------|-------|--|
| tpZH, tpZL         | Line Enable Time                                     | 0.5  | 25    |       |  |
| tpHZ, tPLZ         | Line Disable Time                                    | 0.5  | 25 ns |       |  |
| t <sub>b-b</sub>   | Bit-to-bit skew within the same differential pair 15 |      | 15    |       |  |
| t <sub>ch-ch</sub> | Channel-to-channel skew                              |      | 35    | ps ps |  |

# Test Circuit for Electrical Characteristics (1-5)



#### Notes

- 1.  $C_L$  = Load capacitance: includes jig and probe capacitance.
- 2.  $R_T$  = Termination resistance: should be equal to  $Z_{\mbox{OUT}}$  of the Pulse Generator
- 3. Output 1 is for an output with internal conditions such that the output is low except when disabled by the output control. output 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- 4. All input impulses are supplied by generators having the following characteristics:  $PRR \leq MHz, Z_O = 50\Omega, t_R \leq 2.5ns, t_F \leq 2.5ns.$
- 5. The outputs are measured one at a time with one transition per measurement.

#### **Switch Positions**

| Test                                                   | Switch |
|--------------------------------------------------------|--------|
| t <sub>PLZ</sub> , t <sub>PZL</sub> (output on B-side) | 6.0V   |
| t <sub>PHZ</sub> , t <sub>PZH</sub> (output on B-side) | GND    |
| Prop Delay                                             | Open   |

**12-0196** 7 www.pericom.com 01/25/13



## Packaging Mechanical: 72-Contact TQFN



11-0119

### Note:

 $For\ latest\ package\ info,\ please\ check:\ http://www.pericom.com/products/packaging/mechanicals.php$ 

## **Ordering Information**

| Ordering Code    | Package Code | Package Description               |
|------------------|--------------|-----------------------------------|
| PI3HDMI1310-AZLE | ZL           | Pb-free and Green 72-contact TQFN |

#### **Notes:**

- Thermal characteristics can be found on the company web site at www.pericom.com/packaging/
- "E" denotes Pb-free and Green
- Adding an "X" at the end of the ordering code denotes tape and reel packaging