PERICOM®

# PI3HDMI101-B

# 1:1 Active HDMI<sup>™</sup> ReDriver<sup>™</sup> with Optimized Equalization & I2C Buffer and RxTerm detection circuitry

#### **Features**

- → Supply voltage, VDD =  $3.3V \pm 5\%$
- → Support for both DVI and HDMI<sup>TM</sup> signals
- → Supports both AC-coupled and DC-coupled inputs
- → Supports DeepColor<sup>TM</sup>
- → High Performance, up to 2.5 Gbps per channel
- → 5V Tolerance on I<sup>2</sup>C path
- ➔ Integrated 50-ohm (±10%) termination resistors at each high speed signal input
- → Integrated Rx termination detection circuit
- ➔ Configurable output swing control (400mV, 500mV, 600mV, 750mV, 1000mV)
- → Configurable Pre-Emphasis levels (0dB, 1.5dB, 3.5dB, & 6.0dB, 9.0dB)
- → Configurable De-Emphasis (0dB, -3.5dB, -6.0dB, -9.5dB)
- → Optimized Equalization
- → Single default setting will support all cable lengths
- → 8kV Contact ESD protection on all input data/clock channels per IEC61000-4-2
- ➔ Hot insertion support on output high speed pins & SCL/SDA pins only
- → Propagation delay  $\leq 1$ ns
- → High Impedance Outputs when disabled
- → Packaging (Pb-free & Green): 42-contact TQFN (ZH42)

#### Description

Pericom Semiconductor's PI3HDMI101-B 1:1 active ReDriver<sup>™</sup> circuit is targeted for high-resolution video networks that are based on DVI/HDMI<sup>™</sup> standards and TMDS signal processing. The PI3HDMI101-B is an active ReDriver with Hi-Z outputs. The device receives differential signals from selected video components and drives the video display unit. This solution also provides a unique advanced pre-emphasis technique to increase rise and fall times which are reduced during transmission across long distances.

Each complete HDMI/DVI channel also has slower speed, side band signals, that are required to be switched. Pericom's solution provides a complete solution by integrating the side band buffer together with the high speed buffer in a single solution. Using Equalization at the input of each of the high speed channels, Pericom can successfully eliminate deterministic jitter caused by long cables from the source to the sink. The elimination of the deterministic jitter allows the user to use much longer cables (up to 25 meters).

The maximum DVI/HDMI Bandwidth of 2.5 Gbps provides 36bit DeepColor<sup>™</sup> support, which is offered by HDMI revision 1.3. The PI3HDMI101-B also provides enhanced robust ESD/EOS protection of 8kV, which is required by many consumer video networks today.

The Optimized Equalization provides the user a single optimal setting that can provide HDMI compliance for all cable lengths: 1 meter to 20 meters and color depths of 8bit/ch, or 12bit/ch.

Pericom also offers the ability to fine tune the equalization settings in situations where cable length is known. For example, if 25 meter cable length is required, Pericom's solution can be adjusted to 16dB EQ to accept 25 meter cable length.

Using Pericom's patent-pending Rx termination detection circuit, PI3HDMI101-B can automatically disable its own input 50-Ohm termination when no 50-Ohm termination is detected in the HDMI Rx chipset. If a switch is used between the PI3HDMI101-B and the HDMI Rx, our part can detect the 50-Ohm termination in the switch to determine if our input should be off or on.



# **Pin Configuration**



# TMDS Receiver Block

Each high speed data and clock input has integrated equalization that can eliminate deterministic jitter caused by input cables. All activity can be configured using pin strapping. The Rx block is designed to receive all relevant signals directly from the HDMI<sup>™</sup> connector without any additional circuitry, 3 High speed TMDS data, 1 pixel clock, and DDC signals. TMDS channels have the following termination scheme for Rx Sense support. The switching between 50-Ohm termination vs. 250K-Ohm termination is done automatically. The PI3HDMI101-B monitors the 50-Ohm termination in the Rx chipset behind our part, and when this 50-Ohm termination is not present, we disable our 50-Ohm termination at our input.





# I<sup>2</sup>C Buffer



# **Functional Truth Tables**

| IADJ | External Pull-Up Range        |
|------|-------------------------------|
| Н    | 1K-Ohm to 2K-Ohm (HDMI spec)  |
| L    | > 3K-Ohm (4.7K-Ohm typically) |

| DDC_EN | Port T / Port R (if no external pull-up resistor |
|--------|--------------------------------------------------|
| L      | Hi-Z (I²C buffer disable)                        |
| Н      | (I <sup>2</sup> C buffer enable)                 |

# **Pin Description**

| Pin #                     | Pin Name        | I/O | Description                                                                    |  |  |  |
|---------------------------|-----------------|-----|--------------------------------------------------------------------------------|--|--|--|
| 5                         | IN_CLK+         |     |                                                                                |  |  |  |
| 8                         | IN_D0+          | I   | TMDS Desitive inputs                                                           |  |  |  |
| 11                        | IN_D1+          | 1   | TMDS Positive inputs                                                           |  |  |  |
| 14                        | IN_D2+          |     |                                                                                |  |  |  |
| 4                         | IN_CLK-         |     |                                                                                |  |  |  |
| 7                         | IN_D0-          | I   | TMDS Negative inputs                                                           |  |  |  |
| 10                        | IN_D1-          |     | TMDS Negative inputs                                                           |  |  |  |
| 13                        | IN_D2-          |     |                                                                                |  |  |  |
| 3, 9, 15, 24, 30, 36      | GND             | Р   | Ground                                                                         |  |  |  |
| 18                        | ŌĒ              | Ι   | Output Enable, Active LOW                                                      |  |  |  |
| 41                        | SCL_R           | I/O | DDC Clock , Source Side                                                        |  |  |  |
| 40                        | SDA_R           | I/O | DDC Data, Source Side                                                          |  |  |  |
| 6, 12, 16, 23, 27, 33, 37 | V <sub>DD</sub> | Р   | 3.3V Power Supply                                                              |  |  |  |
| 34                        | OUT_CLK+        |     |                                                                                |  |  |  |
| 31                        | OUT_D0+         |     | TMDC                                                                           |  |  |  |
| 28                        | OUT_D1+         | 0   | TMDS positive outputs                                                          |  |  |  |
| 25                        | OUT_D2+         |     |                                                                                |  |  |  |
| 35                        | OUT_CLK-        |     |                                                                                |  |  |  |
| 32                        | OUT_D0-         | 0   | TMDS pagative outputs                                                          |  |  |  |
| 29                        | OUT_D1-         | 0   | TMDS negative outputs                                                          |  |  |  |
| 26                        | OUT_D2-         |     |                                                                                |  |  |  |
| 1                         | EQ_S0           | I   | Equalizer controls, both pins with internal pull-ups                           |  |  |  |
| 2                         | EQ_S1           | 1   | Equalizer controls, both phils with internal pun-ups                           |  |  |  |
| 19                        | OC_S0           |     |                                                                                |  |  |  |
| 20                        | OC_S1           | I   | Output buffer controls                                                         |  |  |  |
| 21                        | OC_S2           | 1   | Note: All 4 pins have internal pull-ups                                        |  |  |  |
| 22                        | OC_S3           |     |                                                                                |  |  |  |
| 17                        | DDC_EN          | Ι   | I <sup>2</sup> C path enable                                                   |  |  |  |
| 38                        | SCL_T           | I/O | DDC Clock, Sink side                                                           |  |  |  |
| 39                        | SDA_T           | I/O | DDC Data, Sink side                                                            |  |  |  |
| 42                        | IADJ            | Ι   | High/Low Voltage Selection, depends on I <sup>2</sup> C external pull-up range |  |  |  |



Complete high speed input Rx block is as follows:<sup>(1)</sup>





## **Truth Table**

| ŌĒ | Function                  |
|----|---------------------------|
| 0  | Active                    |
| 1  | All TMDS outputs are Hi-Z |

### **Truth Table 1**

| OC_\$3 <sup>(2)</sup> | OC_\$2 <sup>(2)</sup> | OC_\$1 <sup>(2)</sup> | OC_\$0 <sup>(2)</sup> | Vswing(mv) | Pre/de-emphasis |
|-----------------------|-----------------------|-----------------------|-----------------------|------------|-----------------|
| 1                     | 1                     | 1                     | 1                     | 500        | 0dB             |
| 1                     | 1                     | 1                     | 0                     | 600        | 0dB             |
| 1                     | 1                     | 0                     | 1                     | 750        | 0dB             |
| 1                     | 1                     | 0                     | 0                     | 1000       | 0dB             |
|                       |                       |                       |                       |            |                 |
| 1                     | 0                     | 1                     | 1                     | 500        | 0dB             |
| 1                     | 0                     | 1                     | 0                     | 500        | 1.5dB           |
| 1                     | 0                     | 0                     | 1                     | 500        | 3.5dB           |
| 1                     | 0                     | 0                     | 0                     | 500        | 6dB             |
|                       |                       |                       |                       |            |                 |
| 0                     | 1                     | 1                     | 1                     | 400        | 0dB             |
| 0                     | 1                     | 1                     | 0                     | 400        | 3.5dB           |
| 0                     | 1                     | 0                     | 1                     | 400        | 6dB             |
| 0                     | 1                     | 0                     | 0                     | 400        | 9dB             |
|                       |                       |                       |                       |            |                 |
| 0                     | 0                     | 1                     | 1                     | 1000       | 0dB             |
| 0                     | 0                     | 1                     | 0                     | 666        | -3.5dB          |
| 0                     | 0                     | 0                     | 1                     | 500        | -6dB            |
| 0                     | 0                     | 0                     | 0                     | 333        | -9dB            |

# **EQ Setting Value Logic Table**

| EQ_\$1 <sup>(2)</sup> | EQ_\$0 <sup>(2)</sup> | Gain (dB)                                |
|-----------------------|-----------------------|------------------------------------------|
| 1                     | 1                     | Optimized Equalization (Default Setting) |
| 1                     | 0                     | 8                                        |
| 0                     | 1                     | 3                                        |
| 0                     | 0                     | 15                                       |

Notes:

1. External pull-ups are required along SCL/SDA path

2. Internal 100K-Ohm pull-ups

Note:

#### **Maximum Ratings**

(Above which useful life may be impaired. For user guidelines, not tested.)

| 94 - m T- m - m - 4 - m -          | (520 + - + 15020                    |
|------------------------------------|-------------------------------------|
| Storage Temperature                | $-65^{\circ}$ C to $+150^{\circ}$ C |
| Supply Voltage to Ground Potential | –0.5V to +4.0V                      |
| DC Input Voltage                   | –0.5V to V <sub>DD</sub>            |
| DC Output Current                  |                                     |
| Power Dissipation                  |                                     |
|                                    |                                     |

Stresses greater than those listed under MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

### **Recommended Operating Conditions**

| Symbol                    | Parameter                                        | Min.                  | Тур.            | Max.                   | Units |
|---------------------------|--------------------------------------------------|-----------------------|-----------------|------------------------|-------|
| V <sub>DD</sub>           | Supply Voltage                                   | 3.135                 | 3.3             | 3.465                  | V     |
| T <sub>A</sub>            | Operating free-air temperature                   | 0                     |                 | 70                     | °C    |
| TMDS Di                   | fferential Pins                                  | ,                     |                 |                        | ·     |
| V <sub>ID</sub>           | Receiver peak-to-peak differential input voltage | 150                   |                 | 1560                   | mVp-p |
| V <sub>IC</sub>           | Input common mode voltage                        | 2                     |                 | V <sub>DD</sub> + 0.01 | V     |
| V <sub>DD</sub>           | TMDS output termination voltage                  | 3.135                 | 3.3             | 3.465                  | V     |
| R <sub>T</sub>            | Termination resistance                           | 45                    | 50              | 55                     | Ohm   |
|                           | Signaling rate                                   | 0                     |                 | 2.5                    | Gbps  |
| Control P                 | ins (OC_Sx, EQ_Sx, OE, DDC_EN)                   |                       |                 |                        |       |
| V <sub>IH</sub>           | LVTTL High-level input voltage                   | 2                     | V <sub>DD</sub> |                        | V     |
| V <sub>IL</sub>           | LVTTL Low-level input voltage                    | GND                   |                 | 0.8                    | V     |
| DDC Pins (                | SCL_R, SCL_T, SDA_R, SDA_T)                      | ·                     |                 | ·                      | ·     |
| V <sub>I(DDC)</sub>       | Input voltage                                    | GND                   |                 | 5.5                    | V     |
| I <sup>2</sup> C Pins (   | SCL_T, SDA_T)                                    |                       |                 |                        |       |
| V <sub>IH</sub>           | High-level input voltage                         | 0.7 x V <sub>DD</sub> |                 | 5.5                    | V     |
| V <sub>IL</sub>           | Low-level input voltage                          | -0.5                  |                 | 0.3 x V <sub>DD</sub>  | V     |
| V <sub>ICL</sub>          | Low-level input voltage contention (1)           | -0.5                  |                 | 0.4                    | V     |
| I <sup>2</sup> C Pins (SO | CL_R, SDA_R)                                     |                       |                 | ·                      | ·     |
| V <sub>IH</sub>           | High-level input voltage                         | 0.7 x V <sub>DD</sub> |                 | 5.5                    | V     |
| V <sub>IL</sub>           | Low-level input voltage                          | -0.5                  |                 | 0.3 x V <sub>DD</sub>  | V     |

Notes:

1.  $V_{IL}$  specification is for the first low level seen by the SCL/SDA lines.  $V_{ICL}$  is for the second and subsequent low levels seen by the SCL\_T/SDA\_T lines.



# **TMDS Compliance Test Results**

| Item                                                             | HDMI 1.3 Spec                                                            | Pericom Product Spec                                          |
|------------------------------------------------------------------|--------------------------------------------------------------------------|---------------------------------------------------------------|
| Operating Conditions                                             |                                                                          | ,                                                             |
| Termination Supply Voltage, $V_{DD}$                             | $3.3V \le 5\%$                                                           | 3.30 ± 5%                                                     |
| Terminal Resistance                                              | 50-Ohm ± 10%                                                             | 45 to 55-Ohm                                                  |
| Source DC Characteristics at TP1                                 |                                                                          |                                                               |
| Single-ended high level output voltage, VH                       | $V_{DD} \pm 10 mV$                                                       | V <sub>DD</sub> ±10mV                                         |
| Single-ended low level output voltage, VL                        | $(V_{DD} - 600 \text{mV}) \le \text{VL} \le (V_{DD} - 400 \text{mV})$    | ( $V_{DD}$ - 600mV) $\leq$ VL $\leq$ ( $V_{DD}$ - 400mV)      |
| Single-ended output swing voltage, Vswing                        | $400 \text{mV} \le \text{Vswing} \le 600 \text{mV}$                      | $400 \text{mV} \le \text{Vswing} \le 600 \text{mV}$           |
| Single-ended standby (off) output voltage, Voff                  | $V_{DD} \pm 10 mV$                                                       | $V_{DD} \pm 10 mV$                                            |
| Transmitter AC Characteristics at TP1                            |                                                                          |                                                               |
| $P_{1}^{1} = 4^{1} \cdots = (P_{n})^{1} + (200)^{1} + (200)^{1}$ | 75ps ≤ Risetime/Falltime ≤ 0.4 Tbit                                      | 240                                                           |
| Risetime/Falltime (20%-80%)                                      | (75ps ≤ tr/tf ≤ 242ps) @ 1.65 Gbps                                       | 240ps                                                         |
| Intra-Pair Skew at Transmitter Connector, max                    | 0.15 Tbit                                                                | (One may                                                      |
| Intra-Pair Skew at Transmitter Connector, max                    | (90.9ps @ 1.65 Gbps)                                                     | 60ps max                                                      |
| Later Dein Classer Transmitten Commenten merer                   | 0.2 Tpixel                                                               | 100                                                           |
| Inter-Pair Skew at Transmitter Connector, max                    | (1.2ns @ 1.65 Gbps)                                                      | 100ps max                                                     |
|                                                                  | 0.25 Tbit                                                                | 22                                                            |
| Clock Jitter, max                                                | (151.5ps @ 1.65 Gbps)                                                    | 82ps max                                                      |
| Sink Operating DC Characteristics at TP2                         |                                                                          |                                                               |
| Input Differential Voltage Level, Vdiff                          | $150 \le Vdiff \le 1200mV$                                               | $150 \text{mV} \le \text{V}_{\text{DIFF}} \le 1200 \text{mV}$ |
|                                                                  | $(V_{DD} - 300 \text{mV}) \le \text{Vicm} \le (V_{DD} - 37.5 \text{mV})$ | ( $V_{DD}$ - 300mV) $\leq$ Vicm $\leq$ ( $V_{DD}$ -37.5mV)    |
| Input Common Mode Voltage Level, V $_{\rm ICM}$                  | Or                                                                       | Or                                                            |
|                                                                  | V <sub>DD</sub> ±10%                                                     | V <sub>DD</sub> ±10%                                          |
| Sink DC Characteristics When Source Disa                         | abled or Disconnected at TP2                                             |                                                               |
| Differential Voltage Level                                       | $V_{DD} \pm 10 mV$                                                       | V <sub>DD</sub> ±10mV                                         |

PERICOM<sup>®</sup>

# **PI3HDMI101-B** 1:1 Active HDMITM ReDriver<sup>™</sup> with Optimized Equalization & I2C Buffer and RxTerm detection circuitry

| Symbol                    | Parameter                                                              | Test Conditions                                                                                        | Min.                    | <b>Typ.</b> <sup>(1)</sup> | Max.                     | Units                    |
|---------------------------|------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|-------------------------|----------------------------|--------------------------|--------------------------|
| I <sub>CC</sub>           | Supply Current                                                         | $V_{IH} = V_{DD}, V_{IL} = V_{DD} - 0.4V,$<br>$R_T = 50\text{-Ohm}, V_{DD} = 3.3V$                     |                         | 120                        |                          | mA                       |
| P <sub>D</sub>            | Power Dissipation                                                      | Data Inputs = 1.65 Gbps HDMI data<br>pattern<br>CLK Inputs = 165 MHz clock<br>OC_Sx = Low, x = 0,1,2,3 |                         | 400                        |                          | mW                       |
| I <sub>CCQ</sub>          | Standby Current                                                        | $\overline{OE}$ = HIGH, V <sub>DD</sub> = 3.3V, RxSense = LOW                                          |                         | 8                          |                          | mA                       |
| TMDS Di                   | fferential Pins                                                        | I                                                                                                      |                         |                            |                          |                          |
| V <sub>OH</sub>           | Single-ended high-level output voltage                                 |                                                                                                        | V <sub>DD</sub> -<br>10 |                            | V <sub>DD</sub><br>+ 10  |                          |
| V <sub>OL</sub>           | Single-ended low-level output voltage                                  |                                                                                                        | V <sub>DD</sub> - 600   |                            | V <sub>DD</sub> -<br>400 | mV                       |
| Vswing                    | Single-ended output swing voltage                                      | $V_{DD} = 3.3V, R_T = 50$ -Ohm                                                                         | 400                     |                            | 600                      |                          |
| V <sub>OD(O)</sub>        | Overshoot of output differential volt-<br>age                          | Pre-emphasis/De-emphasis = 0dB                                                                         |                         | 6%                         | 15%                      | 2x<br>V <sub>swing</sub> |
| V <sub>OD(U)</sub>        | Undershoot of output differential voltage                              |                                                                                                        |                         | 12%                        | 25%                      |                          |
| $\Delta V_{OC(SS)}$       | Change in steady-state common-mode output voltage between logic states |                                                                                                        |                         | 0.5                        | 5                        | mV                       |
| I <sub>(OS)</sub>         | Short circuit output current                                           |                                                                                                        |                         |                            | 12                       | mA                       |
| V <sub>ODE(SS)</sub>      | Steady state output differential voltage                               | OC_Sx = GND, Data Inputs = 250                                                                         | 560                     |                            | 840                      |                          |
| V <sub>ODE(PP)</sub>      | Peak-to-peak output differential voltage                               | Mbps HDMI data pattern,<br>25 MHz pixel clock                                                          | 800                     |                            | 1200                     | mVp-p                    |
| V <sub>I(open)</sub>      | Single-ended input voltage under high impedance input or open input    | $I_{I} = 10 \mu A$                                                                                     | V <sub>DD</sub> -<br>10 |                            | V <sub>DD</sub> + 10     | mV                       |
| R <sub>INT</sub>          | Input termination resistance                                           | $V_{IN} = 2.9V$                                                                                        | 45                      | 50                         | 55                       | ohm                      |
| Control P                 | ins (OE, DDC_EN, IADJ)                                                 |                                                                                                        |                         |                            |                          |                          |
| I <sub>IH</sub>           | High-level digital input current                                       | $V_{IH} = 2V \text{ or } V_{DD}$                                                                       | -10                     |                            | 10                       | μA                       |
| I <sub>IL</sub>           | Low-level digital input current                                        | $V_{I} = GND \text{ or } 0.8 \text{ V}$                                                                | -10                     |                            | 10                       | μA                       |
| I <sup>2</sup> C Pins (SO | CL_T, SDA_T) (T Port)                                                  | 1                                                                                                      | 1                       |                            | 1                        | ı                        |
| I <sub>ikg</sub>          | Input leakage current                                                  | V <sub>I</sub> = 5.5 V                                                                                 | -50                     |                            | 50                       | μA                       |
|                           |                                                                        | $V_{I} = V_{DD}$                                                                                       | -20                     |                            | 20                       |                          |
| I <sub>OH</sub>           | High-level output current                                              | V <sub>O</sub> = 3.6 V                                                                                 | -10                     |                            | 10                       | μA                       |
| IIL                       | Low-level input current                                                | $V_{IL} = GND$                                                                                         | -40                     |                            | 40                       | μA                       |
| V <sub>OL</sub>           | Low-level output voltage                                               | $I_{OL} = 2.5 \text{ mA}$<br>IADJ = H                                                                  | 0.65                    |                            | 0.9                      | V                        |

(Table Continued)

# **Electrical Characteristics (Cont..)**

| Symbol                            | Parameter                     | Test Conditions                               | Min. | <b>Typ.</b> <sup>(1)</sup> | Max. | Units |  |
|-----------------------------------|-------------------------------|-----------------------------------------------|------|----------------------------|------|-------|--|
| C                                 | Innut/output compaitence      | $V_I = 5.0 V \text{ or } 0 V$ , Freq = 100kHz |      |                            | 25   |       |  |
| C <sub>IO</sub>                   | Input/output capacitance      | $V_I = 3.0 V \text{ or } 0 V$ , Freq = 100kHz |      |                            | 10   | pF    |  |
| V <sub>OH(TTL)</sub> <sup>1</sup> | TTL High-level output voltage | I <sub>OH</sub> = -8 mA                       | 2.4  |                            |      | V     |  |
| V <sub>OL(TTL)</sub> <sup>1</sup> | TTL Low-level output voltage  | $I_{OL} = 8 mA$                               |      |                            | 0.4  | V     |  |

Note:

1. Voh/Vol of external driver at the R and T ports.

| I <sup>2</sup> C Pir | I <sup>2</sup> C Pins (SCL_R, SDA_R) (R Port) |                                                 |     |     |      |  |  |
|----------------------|-----------------------------------------------|-------------------------------------------------|-----|-----|------|--|--|
| т                    | Innut looks as summer                         | $V_{I} = 5.5 V$                                 | -50 | 50  | μΑ   |  |  |
| I <sub>ikg</sub>     | Input leakage current                         | $V_I = V_{DD}$                                  | -20 | 20  |      |  |  |
| I <sub>OH</sub>      | High-level output current                     | $V_{O} = 3.6 V$                                 | -10 | 10  | μΑ   |  |  |
| I <sub>IL</sub>      | Low-level input current                       | $V_{IL} = GND$                                  | -10 | 10  | μΑ   |  |  |
| VOL                  | Low-level output voltage                      | $I_{OL} = 4 \text{ mA}, I_{ADJ} = H$            |     | 0.2 | V    |  |  |
| 6                    | T                                             | $V_{I} = 5.0 V \text{ or } 0 V$ , Freq = 100kHz |     | 25  | πE   |  |  |
| CI                   | Input capacitance                             | $V_I = 3.0 V \text{ or } 0 V$ , Freq = 100kHz   |     | 10  | — pF |  |  |

### Switching Characteristics (over recommended operating conditions unless otherwise noted)

| Symbol               | Parameter                                            | Test Conditions                                                                                 | Min. | Typ. <sup>(1)</sup> | Max.  | Units |
|----------------------|------------------------------------------------------|-------------------------------------------------------------------------------------------------|------|---------------------|-------|-------|
| TMDS D               | Differential Pins                                    |                                                                                                 |      |                     | `<br> |       |
| tpd                  | Propagation delay                                    | V <sub>DD</sub> = 3.3V, $R_T$ = 50-Ohm,<br>pre-emphasis/de-emphasis = 0dB                       |      |                     | 2000  |       |
| t <sub>r</sub>       | Differential output signal rise time (20% - 80%)     |                                                                                                 | 75   |                     | 240   |       |
| t <sub>f</sub>       | Differential output signal fall time (20% - 80%)     |                                                                                                 | 75   |                     | 240   |       |
| t <sub>sk(p)</sub>   | Pulse skew                                           |                                                                                                 |      | 10                  | 50    | 1     |
| t <sub>sk(D)</sub>   | Intra-pair differential skew                         |                                                                                                 |      | 23                  | 50    |       |
| t <sub>sk(0)</sub>   | Inter-pair differential skew <sup>(2)</sup>          |                                                                                                 |      |                     | 100   | ps    |
| t <sub>jit(pp)</sub> | Peak-to-peak output jitter from TMDS clock channel   | pre-emphasis/de-emphasis = 0dB,<br>Data Inputs = 1.65 Gbps HDMI data                            |      | 15                  | 30    |       |
| t <sub>jit(pp)</sub> | Peak-to-peak output jitter from<br>TMDS data channel | pattern<br>CLK input = 165 MHz clock                                                            |      | 18                  | 50    |       |
| t <sub>DE</sub>      | De-emphasis duration                                 | de-emphasis = -3.5dB, Data Inputs =<br>250 Mbps HDMI data pattern,<br>CLK output = 25 MHz clock |      | 240                 |       |       |

(Table Continued)



# Switching Characteristics (Cont..)

| Symbol                | Parameter                                                                      | Test Conditions                                                                                                                                          | Min. | Typ. <sup>(1)</sup> | Max. | Units |
|-----------------------|--------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------------------|------|-------|
| t <sub>SX</sub>       | Select to switch output                                                        |                                                                                                                                                          |      |                     | 10   |       |
| t <sub>en</sub>       | Enable time                                                                    |                                                                                                                                                          |      |                     | 200  | ns    |
| t <sub>dis</sub>      | Disable time                                                                   |                                                                                                                                                          |      |                     | 10   |       |
| I <sup>2</sup> C PINS | (SCL_R, SDA_R, SCL_T, SDA_T)                                                   |                                                                                                                                                          | i    |                     |      |       |
| t <sub>PLH</sub>      | Propagation delay time, low-to-high-level<br>output SCL_T/SDA_T to SCL_R/SDA_R | $IADJ = V_{DD}$ $C_{LOAD} = 300 \text{ pF}$                                                                                                              |      |                     | 500  |       |
| t <sub>PHL</sub>      | Propagation delay time, high-to-low-level<br>output SCL_T/SDA_T to SCL_R/SDA_R | Tbuffer :<br>Rpu = 2K, Vpu = 3.0V                                                                                                                        |      |                     | 136  |       |
| t <sub>PLH</sub>      | Propagation delay time, low-to-high-level<br>output SCL_T/SDA_T to SCL_R/SDA_R | Rbuffer :<br>Rpu = 1.2K, Vpu = 3.3V or                                                                                                                   |      |                     | 450  |       |
| t <sub>PHL</sub>      | Propagation delay time, high-to-low-level output SCL_T/SDA_T to SCL_R/SDA_R    | $ \begin{array}{l} \text{Rpu} = 1.8\text{K}, \text{Vpu} = 5\text{V} \\ \text{IADJ} = \text{GND} \\ \text{C}_{\text{LOAD}} = 100 \text{ pF} \end{array} $ |      |                     | 136  | ns    |
| t <sub>r</sub>        | SCL_T/SDA_T Output signal rise time                                            |                                                                                                                                                          |      |                     | 999  |       |
| tf                    | SCL_T/SDA_T Output signal fall time                                            |                                                                                                                                                          |      |                     | 90   |       |
| t <sub>r</sub>        | SCL_R/SDA_R Output signal rise time                                            | See Fig. A                                                                                                                                               |      |                     | 999  |       |
| tf                    | SCL_R/SDA_R Output signal fall time                                            |                                                                                                                                                          |      |                     | 90   | 1     |



| Symbol            | Parameter                   | Test Conditions | Min. | Тур. | Max. | Units |
|-------------------|-----------------------------|-----------------|------|------|------|-------|
| t <sub>set</sub>  | Enable to start condition   |                 |      | 6    | 10   |       |
| t <sub>hold</sub> | Enable after stop condition |                 |      | 6    | 10   | ns    |



Figure A. I<sup>2</sup>C Timing Test Circuit and Definition



# **TMDS** output oscillation elimination

The TMDS inputs do not incorporate a squelch circuit. Therefore, we recommend the input to be externally biased to prevent output oscillation. One pin will be pulled high to VDD with the other grounded through a 1.5K-Ohm resistor as shown.



TMDS Input Fail-Safe Recommendation



### **Recommended Power Supply Decoupling Circuit**

Figure 1 is the recommended power supply decoupling circuit configuration. It is recommended to put  $0.1\mu$ F decoupling capacitors on each VDD pins of our part, there are four  $0.1\mu$ F decoupling capacitors are put in Figure 1 with an assumption of only four VDD pins on our part, if there is more or less VDD pins on our Pericom parts, the number of  $0.1\mu$ F decoupling capacitors should be adjusted according to the actual number of VDD pins. On top of  $0.1\mu$ F decoupling capacitors on each VDD pins, it is recommended to put a  $10\mu$ F decoupling capacitor near our part's VDD, it is for stabilizing the power supply for our part. Ferrite bead is also recommended for isolating the power supply for our part and other power supplies in other parts of the circuit. But, it is optional and depends on the power supply conditions of other circuits.



Figure 1 Recommended Power Supply Decoupling Circuit Diagram



# **Requirements on the Decoupling Capacitors**

There is no special requirement on the material of the capacitors. Ceramic capacitors are generally being used with typically materials of X5R or X7R.

# Layout and Decoupling CapacitorPlacement Consideration

- i. Each  $0.1\mu$ F decoupling capacitor should be placed as close as possible to each V<sub>DD</sub> pin.
- ii. V<sub>DD</sub> and GND planes should be used to provide a low impedance path for power and ground.
- iii. Via holes should be placed to connect to V<sub>DD</sub> and GND planes directly.
- iv. Trace should be as wide as possible
- v. Trace should be as short as possible.
- vi. The placement of decoupling capacitor and the way of routing trace should consider the power flowing criteria.
- vii. 10µF capacitor should also be placed closed to our part and should be placed in the middle location of 0.1µF capacitors.
- viii. Avoid the large current circuit placed close to our part; especially when it is shared the same  $V_{DD}$  and GND planes. Since large current flowing on our  $V_{DD}$  or GND planes will generate a potential variation on the  $V_{DD}$  or GND of our part.



Figure 2 Layout and Decoupling Capacitor Placement Diagram



# **Application Information**

#### Supply Voltage

All V<sub>DD</sub> pins are recommended to have a 0.01µF capacitor tied from V<sub>DD</sub> to GND to filter supply noise

#### TMDS inputs

Standard TMDS terminations have already been integrated into Pericom's PI3HDM101-A device. Therefore, external terminations are not required. Any unused port must be left floating and not tied to GND.

# Package Mechanical: 42-pin, Low Profile Quad Flat Package (ZH42)



### **Ordering Information**

| Ordering Code   | Package Code | Package Description          |
|-----------------|--------------|------------------------------|
| PI3HDMI101-BZHE | ZH           | 42-pin, Pb-free & Green TQFN |

#### Notes:

• Thermal characteristics can be found on the company web site at www.pericom.com/packaging/

• E = Pb-free and Green

• Adding an X Suffix = Tape/Reel

• HDMI & DeepColor are trademarks of Silicon Image

PERICOM<sup>®</sup>

#### IMPORTANT NOTICE

1. DIODES INCORPORATED (Diodes) AND ITS SUBSIDIARIES MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH RE-GARDS TO ANY INFORMATION CONTAINED IN THIS DOCUMENT, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MER-CHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION).

2. The Information contained herein is for informational purpose only and is provided only to illustrate the operation of Diodes' products described herein and application examples. Diodes does not assume any liability arising out of the application or use of this document or any product described herein. This document is intended for skilled and technically trained engineering customers and users who design with Diodes' products. Diodes' products may be used to facilitate safety-related applications; however, in all instances customers and users are responsible for (a) selecting the appropriate Diodes products for their applications, (b) evaluating the suitability of Diodes' products for their intended applications, (c) ensuring their applications, which incorporate Diodes' products, comply the applicable legal and regulatory requirements as well as safety and functional-safety related standards, and (d) ensuring they design with appropriate safeguards (including testing, validation, quality control techniques, redundancy, malfunction prevention, and appropriate treatment for aging degradation) to minimize the risks associated with their applications.

3. Diodes assumes no liability for any application-related information, support, assistance or feedback that may be provided by Diodes from time to time. Any customer or user of this document or products described herein will assume all risks and liabilities associated with such use, and will hold Diodes and all companies whose products are represented herein or on Diodes' websites, harmless against all damages and liabilities.

4. Products described herein may be covered by one or more United States, international or foreign patents and pending patent applications. Product names and markings noted herein may also be covered by one or more United States, international or foreign trademarks and trademark applications. Diodes does not convey any license under any of its intellectual property rights or the rights of any third parties (including third parties whose products and services may be described in this document or on Diodes' website) under this document.

5. Diodes' products are provided subject to Diodes' Standard Terms and Conditions of Sale (https://www.diodes.com/about/company/termsand-conditions/terms-and-conditions-of-sales/) or other applicable terms. This document does not alter or expand the applicable warranties provided by Diodes. Diodes does not warrant or accept any liability whatsoever in respect of any products purchased through unauthorized sales channel.

6. Diodes' products and technology may not be used for or incorporated into any products or systems whose manufacture, use or sale is prohibited under any applicable laws and regulations. Should customers or users use Diodes' products in contravention of any applicable laws or regulations, or for any unintended or unauthorized application, customers and users will (a) be solely responsible for any damages, losses or penalties arising in connection therewith or as a result thereof, and (b) indemnify and hold Diodes and its representatives and agents harmless against any and all claims, damages, expenses, and attorney fees arising out of, directly or indirectly, any claim relating to any noncompliance with the applicable laws and regulations, as well as any unintended or unauthorized application.

7. While efforts have been made to ensure the information contained in this document is accurate, complete and current, it may contain technical inaccuracies, omissions and typographical errors. Diodes does not warrant that information contained in this document is error-free and Diodes is under no obligation to update or otherwise correct this information. Notwithstanding the foregoing, Diodes reserves the right to make modifications, enhancements, improvements, corrections or other changes without further notice to this document and any product described herein. This document is written in English but may be translated into multiple languages for reference. Only the English version of this document is the final and determinative format released by Diodes.

8. Any unauthorized copying, modification, distribution, transmission, display or other use of this document (or any portion hereof) is prohibited. Diodes assumes no responsibility for any losses incurred by the customers or users or any third parties arising from any such unauthorized use.

9. This Notice may be periodically updated with the most recent version available at https://www.diodes.com/about/company/terms-and-conditions/ important-notice

The Diodes logo is a registered trademark of Diodes Incorporated in the United States and other countries. All other trademarks are the property of their respective owners. © 2023 Diodes Incorporated. All Rights Reserved.

#### www.diodes.com