# User Guide for the Pericom P17C8150 Reference board By Glenn Sanders #### Introduction The Pericom PI7C8150 PCI-to-PCI bridge evaluation board demonstrates the bridge and allows testing of key features either before or during design / layout stages. The PI7C8150 PCI bridge complies with PCI Local Bus specification 2.2, as well as PCI bridge specification 1.1. Photo of 8150 reference board | SW2 | Signal | Default | Notes | | |-----|----------|---------|-------------------------------------------------------------------------------|--| | 1 | bpcce | Off | "off" Enables<br>bus/power clock<br>control function<br>(BPCCE is high) | | | * 2 | cfg66 | Off | "Off" selects Bridge is 66 MHz capable. | | | 3 | p_M66en | Off | Reference board can<br>be used in either 66<br>or 33 MHz<br>motherboard slot. | | | 4 | s_M66en | Off | "Off" sets Secondary<br>bus is 66 MHz<br>capable (S_M66EN<br>is high) | | | * 5 | reserved | On | Reserved, this switch must be "on" | | | * 6 | arbctrl | On | "On" Internal arbiter is selected | | | 7 | Not used | On | No effect in either position | | - 1) 3 standard and one straddle mount PCI connector. - Pin 1 on the golden PCI edge connector faces left when looking down on the component (bridge IC). - 3) Secondary bus Vio select: 3.3V or 5V - 4) Headers for sampling signals on the primary PCI bus - 5) GNT# and REQ# selection jumpers for the first 3 slots - 6) Auxiliary power connector - 7) External arbiter socket - Switches to set bus speed, control clocks, and some miscfunctions This board comes already configured to support: - a) Primary PCI voltage (p VIO) can be either 3.3V or 5V keying. - b) Secondary PCI voltage is set to 3.3V at J2 - c) 66 or 33 MHz primary (ie M66EN is high) - d) 66 MHz secondary if all cards on the secondary bus are 66 MHz capable (ie secondary bus M66EN is high) - e) internal arbiter and internal clock source are enabled no need to connect external power in most applications; the host PCI bus generally can power all 4 secondary bus slots. Default and (\*) important switch settings at a glance: - 1) SW1 there is no SW1 - 2) SW3 pin 6 must be set to ON (turns on secondary bus feedback clock signal). - 3) Normally 1-5 are off. These turn off unused secondary bus clocks. # **Defaults for Jumpers** | J1 | not connected | normally, the reference board draws all power from the motherboard | | | |----|-----------------------|--------------------------------------------------------------------|--|--| | J2 | jumper 2-3 | jumper 2-3 3.3 V secondary bus VIO | | | | J3 | jump 2-10, 4-12, 7-15 | assigns REQ#6 to slot 2, REQ#3 to slot 1, REQ#2 to slot 0 | | | | J4 | jump 2-10, 4-12, 7-15 | assigns GNT#6 to slot 2, GNT#3 to slot 1, GNT#2 to slot 0 | | | | J5 | not connected | | | | | J6 | not connected | | | | | J7 | jumper 1-2 | edge connector on primary bus supplies p_VIO | | | # Before Powering the Board Using the switch SW2, choose the speed setting for the secondary bus based upon the input primary bus speed: | SW2 | 33/33 | 66/33 secondary | 66/66 | Default | |---------------|-------|-----------------|-------|---------| | 2-2 CONFIG66 | On | Off | Off | Off | | 2-3 M66EN pri | On | Off | Off | Off | | 2-4 M66EN sec | On | On | Off | Off | (**Note**: When primary bus is 33 Mhz, regardless of how the bridge reference board is configured the bridge will be dynamically set to 33 Mhz primary and 33 Mhz secondary, with S M66EN driven low by the bridge.) 2 Also, in the case of the **motherboard** having **5V keying** and **66 Mhz** at the slot connector where our card will plug in, you may choose to shift **J7 jumper** down by one pin to cover the center pin and J6. Where the 66 Mhz PCI slot is keyed for 3.3V, this jumper does not need to be moved. #### b) Seat the board into a PCI slot on the main system board. Looking from the front of the motherboard, the small lip on our reference board points to the back of the motherboard and the component side with the PI7C8150 bridge chip is on the left hand side. Normally you won't need to connect power to the reference board through header J1, unless you are cascading bridges. Otherwise the motherboard PCI connector is adequate to powering the board with a few add-in cards. #### c) Connect any PCI cards desired on the secondary PCI bus. For all PCI connectors on our reference board, when looking down onto the bridge IC, pin 1 is on the left side of the board. Notice that the external arbiter socket on the front and the auxiliary power connector on the back are closest to PCI connector pin 1. This also applies to the top mounted "straddle" connector. Putting in any cards backwards will short 5V to ground through the PCI connector. Also each PCI connector has A1, B1, A62, B62 at the 4 corners of each slot, as a reminder where pin 1 is on each connector. At this point, the Pericom PI7C8150 reference board is ready for you to use. U1 Pericom 8150 bridge U2 Philips/Signetics N74F166-D U3 not stuffed U4 Philips/Signetics N74F166-D U6 PI3B3257-W Mux/Demux bus switch U7 socket for optional external arbiter SW2 speed, options selection SW3 secondary clock control J1 auxiliary power J2 secondary bus Vio select **J3** Grant# selection for slots 1..3 **J4** Req# selection for slots 1..3 J5 not used **J6** forces 3.3V on primary Vio J7 primary Vio follows motherboard ## TABLES: - a) Tables on the front remind shipping defaults for SW2, SW3. - b) The back side of the board has a silkscreened table of test points T1..T11 and TP9..11, TP14. - c) Right side of board has JP1, JP2, JP3 list # **Switch listing** SW1: (does not exist) | SW2 | Signal | Default | Descri-ption | | | |-----|----------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 1 | bpcce | Off | "off" Enables bus/power clock control function (BPCCE is high) "on" puts a low at this signal. (This influences turning off PCI clocks under ACPI power management.) | | | | 2 | cfg66 | Off | "Off" selects Bridge is 66 Mhz capable. | | | | 3 | p_M66en | Off | When "On" the bridge is set to 33 Mhz on both primary and secondary buses. | | | | 4 | s_M66en | Off | "Off" sets P_M66EN high. Reference board can be used in either 66 or 33 Mhz motherboard slot. | | | | 5 | reserved | On | "Off" sets Secondary bus is 66 Mhz capable (S_M66EN is high) | | | | 6 | arbetrl | On | "On" forces 33 Mhz secondary bus even if primary bus is 66 Mhz. (S_M66EN low) | | | | 7 | Not used | On | No effect in either position | | | #### SW3 | 1 | Off | Turns off sclock4; "on" requests the clock to be turned on even if no device uses it | |---|-----|---------------------------------------------------------------------------------------| | 2 | Off | Turns off sclock5; "on" requests the clock to be turned on even if no device uses it | | 3 | Off | Turns off sclock 6; "on" requests the clock to be turned on even if no device uses it | | 4 | Off | Turns off sclock7; "on" requests the clock to be turned on even if no device uses it | | 5 | Off | Turns off sclock8; "on" requests the clock to be turned on even if no device uses it | | 6 | On | Feedback clock is enabled. Turning this switch off hangs the secondary bus. | Normally, at power on, the 2 components U2 and U4 report which secondary PCI connectors have the PRSNTx\_1 and PRSNTx\_2 pins pulled low, implying there is a device at that location and it's power requirements. Switching 1 through 5 on simply forces the unused clocks on. The Feedback clock MUST be turned on, if our bridge is generating the secondary bus clock outputs. # **Jumper block listing** J1 External Power Connector. left to right [ground, ground, ground, +3.3V, +3.3V, +5V] This does NOT need to be connected in order to use the bridge. Pin 1 is +5V, pins 4-6 GND - J2 Vio Select 3-2 3.3V (left) 1-2 5V (right) This sets Vio for the secondary bus. The PCI bridge will drive control signals to this voltage on the secondary bus. This should already be configured for you. - **J3 Grant Assignments** to secondary PCI bus connector slots 1, 2, and 3. The 3 ordinary PCI connectors have GNT# (and REQ#) assigned by jumpers. Notice that to the left of these are stenciled brackets; you may select only ONE of the possible jumper positions within a pair of brackets [] Thus, on our reference board, for the slot closest to the bridge, (which is mounted on the back of the board) {Gnt0 OR Gnt2 OR Gnt4 } jump one only of these 3 choices we can monitor the grant signal for this slot at TP14. For the next slot up {Gnt1 OR Gnt3 OR Gnt5} jump only 1 of the 3 choices Monitor at TP 11 For the third slot up {Gnt6 OR Gnt7} jump only 1 of the two choices Monitor at TP10 Top slot is fixed at *Gnt8*. Monitor at TP9 ## J4 Req assignments These must match the positions chosen in J3.! From bottom slot to top, {Req0 or Req2 or Req4} monitor at TP16 {Req1 or Req3 or Req5} monitor at TP15 {Req6 or Req7} monitor at TP13 fixed at Req8 top slot monitor at TP12 #### J5 Not used. ## J6 3.3V pin J6 allows a method to **force** the bridge to use 3.3V signalling for communicating with a 66 Mhz motherboard without disturbing the motherboard's Vio, which is only useful when an older motherboard has a 66 Mhz PCI bus keyed for 5V. (*This signal is NOT bused into the motherboard Vio.*) ### J7 P Vio select 4 The topmost pin at J7 is P\_Vio from the motherboard and the center pin goes to our bridge. Primary bus test points JP1, JP2, JP3: These allow a logic analyzer or oscilloscope to monitor signals on the path between the 8150 and primary bus. There are 3 rows of 16 header pins each, labeled JP1, next JP2, next JP3: | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | |-----|------|------|------|------|------|------|------|-------| | JP1 | GNT | AD30 | AD27 | AD24 | AD22 | AD19 | AD16 | IRDY | | JP2 | REQ | AD29 | AD26 | CBE3 | AD21 | AD18 | CBE2 | TRDY | | JP3 | AD31 | AD28 | AD25 | AD23 | AD20 | AD17 | FRAM | Devsl | | | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | | JP1 | STOP | SERR | AD15 | AD12 | AD9 | AD7 | AD3 | AD1 | | JP2 | LOCK | PAR | AD14 | AD11 | CBE0 | AD6 | AD5 | AD0 | | JP3 | PERR | CBE1 | AD13 | AD10 | AD8 | AD4 | AD2 | Idsel | (A copy of this table is present on the right hand side of the component side of the reference board.) # **Test points description:** These allow convenient sampling of signals by logic analyzer or oscilloscope: # **OPTIONAL External Arbiter:** For internal arbiter, SW2 -6 is CLOSED. This is the default. For **external** arbiter, a number of changes are made to the board: - 1. Remove the 0 Ohm resistors at R35, R36, R37, R38 - 2. Stuff 0 Ohm resistors into R121, R122, R123, R124, R127, R128 - **3.** Verify that **J4-8** (assigning REQ#0 to secondary bus slot 0) is **open.** - **4. Instead,** put the jumper at J4-7. - **5.** Verify that **J3-8** (assigning GNT#0 to secondary bus slot 0) is **open.** - **6. Instead,** put the jumper at J3-7. - 7. Finally, stuff socket U5 with an appropriately programmed Xilinx XC9572 CPLD (availability of code TBD)